找货询价

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

QQ咨询

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

技术支持

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

售后咨询

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

WV3HG64M72EER-D7

型号:

WV3HG64M72EER-D7

描述:

512MB - 64Mx72 DDR2 SDRAM注册瓦特/ PLL ,迷你DIMM[ 512MB - 64Mx72 DDR2 SDRAM REGISTERED, w/PLL, Mini-DIMM ]

品牌:

WEDC[ WHITE ELECTRONIC DESIGNS CORPORATION ]

页数:

11 页

PDF大小:

182 K

WV3HG64M72EER-D7  
White Electronic Designs  
PRELIMINARY*  
512MB – 64Mx72 DDR2 SDRAM REGISTERED, w/PLL, Mini-DIMM  
DESCRIPTION  
FEATURES  
The WV3HG64M72EER is a 64Mx72 Double Data  
Rate DDR2 SDRAM high density module. This memory  
module consists of nine 64Mx8 bit with 4 banks DDR2  
Synchronous DRAMs in FBGA packages, mounted on a  
244-pin DIMM FR4 substrate.  
244-pin, dual in-line memory module (Mini-DIMM)  
Fast data transfer rates: PC2-6400*, PC2-5300*,  
PC2-4200 and PC2-3200  
Utilizes 800, 667, 533 and 400 Mb/s DDR2 SDRAM  
components  
V
V
CC = VCCQ = 1.8V 0.1V  
* This product is under development, is not qualified or characterized and is subject to  
change without notice.  
CCSPD = 1.7V to 3.6V  
Differential data strobe (DQS, DQS#) option  
Four-bit prefetch architecture  
NOTE: Consult factory for availability of:  
• Vendor source control options  
• Industrial temperature option  
Programmable CAS# latency (CL): 3, 4, 5 and 6  
On-die termination (ODT)  
Serial Presence Detect (SPD) with EEPROM  
Auto and Self Refresh Capability (64ms: 8,192  
cycle refresh)  
Gold (Au) edge contacts  
RoHS compliant  
Single Rank  
Package option  
• 244 Pin Mini-DIMM  
• PCB – 30.00mm (1.181") TYP  
OPERATING FREQUENCIES  
PC2-3200  
200MHz  
3-3-3  
PC2-4200  
266MHz  
4-4-4  
PC2-5300*  
333MHz  
5-5-5  
PC2-6400*  
400MHz  
6-6-6  
Clock Speed  
CL-tRCD-tRP  
*Consult factory for availability.  
February 2006  
Rev. 2  
1
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  
WV3HG64M72EER-D7  
White Electronic Designs  
PRELIMINARY  
PIN CONFIGURATION  
PIN NAMES  
Function  
Address Inputs  
SDRAM Bank Address  
Data Input/Output  
Check Bits  
Pin No.  
Symbol  
Pin No.  
Symbol  
Pin No.  
Symbol  
Pin No.  
Symbol  
Pin Name  
A0-A13  
BA0,BA1  
DQ0-DQ63  
CB0-CB7  
DQS0-DQS8  
DQS0#-DQS8#  
ODT0  
CK0,CK0#  
CKE0  
CS0#  
RAS#  
CAS#  
WE#  
RESET#  
DM (0-8)  
VCCSPD  
VCC  
VCCQ  
A10/AP  
VSS  
1
VREF  
62  
A4  
123  
VSS  
184  
VCCQ  
2
3
4
5
6
7
8
9
VSS  
DQ0  
DQ1  
VSS  
DQS0#  
DQS0  
VSS  
DQ2  
DQ3  
VSS  
DQ8  
DQ9  
VSS  
DQS1#  
DQS1  
VSS  
RESET#  
NC  
63  
64  
VCCQ  
A2  
124  
125  
DQ4  
DQ5  
185  
186  
A3  
A1  
VCC  
CK0  
CK0#  
VCC  
A0  
BA1  
VCC  
RAS#  
VCCQ  
CS0#  
VCCQ  
ODT0  
A13  
VCC  
NC  
VSS  
DQ36  
DQ37  
VSS  
DM4  
NC  
65  
66  
67  
68  
69  
70  
71  
72  
73  
74  
75  
76  
77  
78  
79  
80  
81  
82  
83  
84  
85  
86  
87  
88  
89  
90  
91  
92  
93  
94  
95  
96  
97  
VCC  
VSS  
VSS  
NC  
VCC  
A10/AP  
BA0  
VCC  
WE#  
VCCQ  
CAS#  
VCCQ  
NC  
126  
127  
128  
129  
130  
131  
132  
133  
134  
135  
136  
137  
138  
139  
140  
141  
142  
143  
144  
145  
146  
147  
148  
149  
150  
151  
152  
153  
154  
155  
156  
157  
158  
159  
160  
161  
162  
163  
164  
165  
166  
167  
168  
169  
170  
171  
172  
173  
174  
175  
176  
177  
178  
179  
180  
181  
182  
183  
VSS  
DM0  
NC  
187  
188  
189  
190  
191  
192  
193  
194  
195  
196  
197  
198  
199  
200  
201  
202  
203  
204  
205  
206  
207  
208  
209  
210  
211  
212  
213  
214  
215  
216  
217  
218  
219  
220  
221  
222  
223  
224  
225  
226  
227  
228  
229  
230  
231  
232  
233  
234  
235  
236  
237  
238  
239  
240  
241  
242  
243  
244  
VSS  
Data strobes  
DQ6  
DQ7  
VSS  
DQ12  
DQ13  
VSS  
DM1  
NC  
VSS  
Data strobes complement  
On-die termination control  
Clock Inputs, positive line  
Clock Enables  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
29  
30  
31  
32  
33  
34  
35  
36  
37  
38  
39  
40  
41  
42  
43  
44  
45  
46  
47  
48  
49  
50  
51  
52  
53  
54  
55  
56  
57  
58  
59  
60  
61  
Chip Selects  
Row Address Strobe  
Column Address Strobe  
Write Enable  
Register Reset Input  
Data Masks  
SPD Power  
Core and I/O Power (1.8V)  
I/O Power (1.8V)  
Address Input/Auto Precharge  
Ground  
SPD address  
SPD Data Input/Output  
Serial Presence Detect(SPD) Clock Input  
Spare pins, No connect  
Input/Output Reference  
NC  
VCCQ  
NC  
NC  
NC  
VSS  
VSS  
VSS  
DQ14  
DQ15  
VSS  
DQ20  
DQ21  
VSS  
DM2  
NC  
VSS  
DQ22  
DQ23  
VSS  
DQ28  
DQ29  
VSS  
DM3  
NC  
VSS  
DQ30  
DQ31  
VSS  
CB4  
CB5  
VSS  
DM8  
NC  
VSS  
DQ10  
DQ11  
VSS  
DQ16  
DQ17  
VSS  
DQS2#  
DQS2  
VSS  
DQ18  
DQ19  
VSS  
DQ24  
DQ25  
VSS  
DQS3#  
DQS3  
VSS  
DQ26  
DQ27  
VSS  
CB0  
CB1  
VSS  
DQS8#  
DQS8  
VSS  
CB2  
CB3  
VSS  
NC  
VCCQ  
CKE0  
VCC  
NC  
NC  
VCCQ  
A11  
A7  
DQ32  
DQ33  
VSS  
DQS4#  
DQS4  
VSS  
DQ34  
DQ35  
VSS  
DQ40  
DQ41  
VSS  
DQS5#  
DQS5  
VSS  
DQ42  
DQ43  
VSS  
DQ48  
DQ49  
VSS  
VSS  
DQ38  
DQ39  
VSS  
DQ44  
DQ45  
VSS  
DM5  
NC  
VSS  
DQ46  
DQ47  
VSS  
DQ52  
DQ53  
VSS  
SA0-SA2  
SDA  
SCL  
NC  
VREF  
98  
99  
100  
101  
102  
103  
104  
105  
106  
107  
108  
109  
110  
111  
112  
113  
114  
115  
116  
117  
118  
119  
120  
121  
122  
NC  
NC  
VSS  
DM6  
NC  
SA2  
NC  
VSS  
DQS6#  
DQS6  
VSS  
DQ50  
DQ51  
VSS  
DQ56  
DQ57  
VSS  
DQS7#  
DQS7  
VSS  
DQ58  
DQ59  
VSS  
SA0  
SA1  
VSS  
CB6  
CB7  
VSS  
DQ54  
DQ55  
VSS  
DQ60  
DQ61  
VSS  
DM7  
NC  
VSS  
DQ62  
DQ63  
VSS  
SDA  
SCL  
VCCSPD  
NC  
VCCQ  
*CKE1  
VCC  
NC  
NC  
VCCQ  
A12  
A9  
VCC  
A8  
VCC  
A5  
A6  
RESET (pin 18) is connected to both OE of the PLL and Reset# of the register .  
February 2006  
Rev. 2  
2
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  
WV3HG64M72EER-D7  
White Electronic Designs  
PRELIMINARY  
FUNCTIONAL BLOCK DIAGRAM  
RCS0#  
DQS0  
DQS0#  
DM0  
DQS4  
DQS4#  
DM4  
DM/  
DM/  
CS# DQS DQS#  
CS# DQS DQS#  
CS# DQS DQS#  
CS# DQS DQS#  
CS# DQS DQS#  
CS# DQS DQS#  
CS# DQS DQS#  
CS# DQS DQS#  
RDQS  
I/O0  
RDQS  
I/O0  
DQ0  
DQ1  
DQ2  
DQ3  
DQ4  
DQ5  
DQ6  
DQ7  
DQ32  
DQ33  
DQ34  
DQ35  
DQ36  
DQ37  
DQ38  
DQ39  
I/O1  
I/O2  
I/O3  
I/O4  
I/O5  
I/O6  
I/O7  
I/O1  
I/O2  
I/O3  
I/O4  
I/O5  
I/O6  
I/O7  
DQS1  
DQS1#  
DM1  
DQS5  
DQS5#  
DM5  
DM/  
DM/  
RDQS  
I/O0  
RDQS  
I/O0  
DQ8  
DQ9  
DQ40  
DQ41  
DQ42  
DQ43  
DQ44  
DQ45  
DQ46  
DQ47  
I/O1  
I/O2  
I/O3  
I/O4  
I/O5  
I/O6  
I/O7  
I/O1  
I/O2  
I/O3  
I/O4  
I/O5  
I/O6  
I/O7  
DQ10  
DQ11  
DQ12  
DQ13  
DQ14  
DQ15  
DQS2  
DQS2#  
DM2  
DQS6  
DQS6#  
DM6  
DM/  
DM/  
RDQS  
I/O0  
RDQS  
I/O0  
DQ48  
DQ49  
DQ50  
DQ51  
DQ52  
DQ53  
DQ54  
DQ55  
DQ16  
DQ17  
DQ18  
DQ19  
DQ20  
DQ21  
DQ22  
DQ23  
I/O1  
I/O2  
I/O3  
I/O4  
I/O5  
I/O6  
I/O7  
I/O1  
I/O2  
I/O3  
I/O4  
I/O5  
I/O6  
I/O7  
DQS3  
DQS3#  
DM3  
DQS7  
DQS7#  
DM7  
DM/  
DM/  
CS# DQS DQS#  
RDQS  
I/O0  
RDQS  
I/O0  
DQ56  
DQ57  
DQ58  
DQ59  
DQ60  
DQ61  
DQ62  
DQ63  
DQ24  
DQ25  
DQ26  
DQ27  
DQ28  
DQ29  
DQ30  
DQ31  
I/O1  
I/O2  
I/O3  
I/O4  
I/O5  
I/O6  
I/O7  
I/O1  
I/O2  
I/O3  
I/O4  
I/O5  
I/O6  
I/O7  
DQS8  
DQS8#  
DM8  
V
CCSPD  
Serial PD  
DDR SDRAMs  
DM/  
V
CC/VCCQ  
RDQS  
I/O0  
CB0  
CB1  
CB2  
CB3  
CB4  
CB5  
CB6  
CB7  
V
REF  
DDR SDRAMs  
DDR SDRAMs  
I/O1  
I/O2  
I/O3  
I/O4  
I/O5  
I/O6  
I/O7  
V
SS  
Serial PD  
SCL  
SDA  
1:1  
WP A0 A1 A2  
SA0 SA1 SA2  
RCS0#  
RBA0 - RBA1  
RA0 - RA13  
CS# DDR SDRAMs  
BA0 - BA1 DDR SDRAMs  
A0 - A13 DDR SDRAMs  
R
E
G
I
CS0#  
BA0 - BA1  
A0 - A13  
RAS#  
CAS#  
WE#  
RRAS#  
RCAS#  
RAS# DDR SDRAMs  
RCAS# DDR SDRAMs  
S
T
E
R
CK0  
PCK0, PCK4 - PCK6, PCK8, PCK9 CK : DDR SDRAMs  
RWE#  
WE# DDR SDRAMs  
P
L
L
RCKE0  
RODT0  
CKE0 DDR SDRAMs  
ODT0 DDR SDRAMs  
CKE0  
ODT0  
PCK0#, PCK4# - PCK6#, PCK8#, PCK9# CK# : DDR SDRAMs  
PCK7 CK : Register  
CK0#  
RESET#  
RST#  
OE  
RESET#  
PCK7# CK# : Register  
PCK7  
PCK7#  
NOTE: All resistor values are 22 ohms 5ꢀ unless otherwise specified.  
February 2006  
Rev. 2  
3
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  
WV3HG64M72EER-D7  
White Electronic Designs  
PRELIMINARY  
DC OPERATING CONDITIONS  
All voltages referenced to VSS  
Parameter  
Supply voltage  
Symbol  
VCC  
VCCQ  
VCCL  
VREF  
VTT  
Min  
1 .7  
1 .7  
Typical  
1 .8  
1 .8  
1 .8  
0.50 x VCCQ  
VREF  
Max  
1 .9  
1 .9  
Unit  
V
V
V
V
Notes  
1
4
4
2
3
I/O Supply voltage  
VCCL Supply voltage  
I/O Reference voltage  
I/O Termination voltage  
Notes:  
1 .7  
1 .9  
0.49 x VCCQ  
VREF-0.04  
0.51 x VCCQ  
VREF + 0.04  
V
1.  
2.  
V
CC VCCQ must track each other. VCCQ must be less than or equal to VCC  
.
V
REF is expected to equal VCCQ/2 of the transmitting device and to track variations in the DC level of the same. Peak-to-peak noise on VREF may not exceed 1 percent of the DC  
value. Peak-to-peak AC noise on VREF may not exceed 2 percent of VREF. This measurement is to be taken at the nearest VREF bypass capacitor.  
3.  
4.  
V
TT is not applied directly to the device. VTT is a system supply for signal termination resistors, is expected to be set equal to VREF and must track variations in the DC level of VREF  
.
V
CCQ tracks with VCC; VCCL track with VCC  
.
ABSOLUTE MAXIMUM RATINGS  
Symbol  
VCC  
VCCQ  
VCCL  
VIN, VOUT  
TSTG  
TCASE  
Parameter  
MIN  
-1.0  
-0.5  
-0.5  
-0.5  
-55  
0
MAX  
2.3  
2.3  
2.3  
2.3  
100  
85  
Unit  
V
V
V
V
Voltage on VCC pin relative to VSS  
Voltage on VCCQ pin relative to VSS  
Voltage on VCCL pin relative to VSS  
Voltage on any pin relative to VSS  
Storage temperature  
°C  
°C  
Device operating temperature  
Command/Address,  
RAS#, CAS#, WE#,  
CS#, CKE  
CK, CK#  
DM  
-5  
5
µA  
Input leakage current; Any input 0V<VIN<VCC; VREF input  
0V<VIN<0.95V; Other pins not under test = 0V  
IL  
-10  
-5  
10  
5
µA  
µA  
Output leakage current;  
IOZ  
DQ, DQS, DQS#  
-5  
5
µA  
µA  
0V<VOUT<VCCQ; DQs and ODT are disable  
IVREF  
VREF leakage current; VREF = Valid VREF level  
-18  
18  
INPUT/OUTPUT CAPACITANCE  
TA=25 0 C, f=1 00MHz  
Parameter  
Symbol  
Min  
6.5  
6.5  
6.5  
6
Max  
7.5  
7.5  
7.5  
7
Unit  
pF  
pF  
pF  
pF  
pF  
pF  
Input capacitance (A0 - A13, BA0 - BA1 ,RAS#,CAS#,WE#)  
Input capacitance ( CKE0), (ODT0)  
CIN1  
CIN2  
Input capacitance (CS0#)  
CIN3  
Input capacitance (CK0, CK0#)  
CIN4  
Input capacitance (DM0 - DM8), (DQS0 - DQS8)  
Input capacitance (DQ0 - DQ63), (CB0 - CB7)  
CIN5  
6.5  
6.5  
8
COUT1  
8
February 2006  
Rev. 2  
4
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  
WV3HG64M72EER-D7  
White Electronic Designs  
PRELIMINARY  
OPERATING TEMPERATURE CONDITION  
Parameter  
Symbol  
Rating  
Units  
Notes  
Operating temperature  
TOPER  
0 to 85  
°C  
1, 2  
Notes:  
1. Operating temperature is the case surface temperature on the center/top side of the DRAM. For the measurement conditions, please refer to JEDEC JESD51 .2  
2. At 0 - 85°C, operation temperature range, all DRAM specification will be supported.  
INPUT DC LOGIC LEVEL  
All voltages referenced to VSS  
Parameter  
Symbol  
VIH(DC)  
VIL(DC)  
Min  
VREF + 0.1 25  
-0.300  
Max  
Unit  
V
Input High (Logic 1 ) Voltage  
Input Low (Logic 0) Voltage  
VREF + 0.300  
VREF - 0.125  
V
INPUT AC LOGIC LEVEL  
All voltages referenced to VSS  
Parameter  
Symbol  
VIH(AC)  
VIL(AC)  
Min  
VREF + 0.250  
Max  
Unit  
V
AC Input High (Logic 1 ) Voltage  
AC Input Low (Logic 0) Voltage DDR2-400 & DDR2-533  
(DDR2-667 & DDR2-806) TBD  
VREF - 0.250  
V
February 2006  
Rev. 2  
5
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  
WV3HG64M72EER-D7  
White Electronic Designs  
PRELIMINARY  
DDR2 ICC SPECIFICATIONS AND CONDITIONS  
Includes DDR2 SDRAM components only; TA = 0°C, VCC = 1.9V  
Symbol  
Parameter  
Condition  
806  
665  
534  
403  
Unit  
tCK = tCK(DD); tRC = tRC(I ); tRAS = tRAS MIN(I ); CKE is HIGH, CS# is HIGH  
CC  
CC  
Operating one bank  
active-precharge;  
ICC0*  
between valid commands; Address bus inputs are SWITCHING; Data bus  
1120  
1120  
mA  
TBD  
TBD  
inputs are SWITCHING  
Operating one  
ICC1* bank active-read-  
precharge;  
IOUT = 0mA; BL = 4; CL = CL(ICC); tCK = tCK(I ); tRC = tRC(I ); tRAS = tRAS MIN(I  
;
)
CC  
CKE is HIGH, CS# is HIGH between valid cCoCmmands; Address bus inputs aCreC  
1255  
1255  
mA  
TBD  
TBD  
SWITCHING; Data bus inputs are SWITCHING; Data pattern is same as ICC4W  
.
Precharge power-  
All banks idle; tCK = tCK(I ); CKE is LOW; Other control and address bus inputs  
are STABLE; Data bus iCnCputs are FLOATING  
ICC2P**  
472  
670  
715  
670  
508  
472  
670  
715  
670  
508  
mA  
mA  
mA  
mA  
mA  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
down current;  
Precharge quite  
standby current;  
All banks idle; tCK = tCK(I ); CKE is HIGH; CS# is HIGH; Other control and  
CC  
ICC2Q**  
address bus inputs are STABLE; Data bus inputs are FLOATING  
Precharge standby All banks idle; tCK = tCK(I ); CKE is HIGH; CS# is HIGH; Other control and  
current;  
CC  
ICC2N**  
address bus inputs are STABLE; Data bus inputs are SWITCHING  
Fast PDN Exit  
All banks open; tCK = tCK(I ), CKE is LOW; Other control  
CC  
MRS(12) = 0  
Active power-down  
current;  
ICC3P**  
and address bus inputs are STABLE; Data bus inputs are  
Slow PDN Exit  
MRS(12) = 1  
FLOATING  
All banks open; tCK = tCK(I ); tRC = tRC(I ); tRAS = tRAS MIN(I ); CKE is HIGH,  
CC  
CC  
CC  
Active standby  
current;  
ICC3N**  
CS# is HIGH between valid commands; Other control and address bus inputs  
850  
850  
mA  
mA  
TBD  
TBD  
TBD  
TBD  
are SWITCHING; Data bus inputs are SWITCHING  
All banks open; Continuous burst writes; BL = 4; CL = CL(ICC); AL = 0; tCK  
=
Operating burst  
write current;  
tCK(I ); tRC = tRC(I ); tRAS = tRAS MIN(I ); CKE is HIGH, CS# is HIGH between  
CC CC  
valid commands;CACddress bus inputs are SWITCHING; Data bus inputs are  
SWITCHING  
ICC4W*  
1480  
1390  
All banks open; Continuous burst reads; TOUT = 0mA; BL = 4; CL = CL(ICC);  
Operating burst  
read current;  
AL = 0; tCK = tCK(I ); tRC = tRC(I ); tRAS = tRAS MIN(I ); CKE is HIGH, CS# is  
CC  
HIGH between valid commandCsC; Address bus inpCuCts are SWITCHING; Data  
ICC4R*  
1525  
1390  
mA  
TBD  
TBD  
pattern is same as ICC4W  
.
tCK = tCK(I ); Refresh command at every tRC(I ) interval; CKE is HIGH; CS#  
CC  
is HIGH between valid commands; Other conCtrCol and address bus inputs are  
1660  
472  
1660  
472  
mA  
mA  
Burst auto refresh  
current;  
ICC5**  
TBD  
TBD  
TBD  
TBD  
SWITCHING; Data bus inputs are SWITCHING  
CK and CK# at 0V; CKE < 0.2V; Other control and address  
Normal  
ICC6** Self refresh current;  
bus inputs are FLOATING; Data bus inputs are FLOATING  
All bank interleaving reads; IOUT = 0mA; BL = 4; CL = CL(ICC); AL = tRCD(I  
)
CC  
Operating bank  
ICC7* interleave read  
current;  
- 1*tCK(I ); tCK = tCK(I ); tRC = tRC(I ); tRRD = tRRD MIN(I ) = 1*tCK(I ); CKE is  
CC  
CC  
HIGH; CS# is HIGH between validCcCommands; AddreCsCs bus inpuCtsC are STABLE  
2380  
2380  
mA  
TBD  
TBD  
during DESELECTs; Data bus inputs are SWITCHING  
Notes:  
CC specification is based on SAMSUNG components. Other DRAM manufacturers specification may be different.  
I
* Value calculated as one module rank in this operating condition, and all other module ranks in ICC2P ( CKE LOW) mode.  
** Value calculated reflects all module ranks in this operating condition.  
February 2006  
Rev. 2  
6
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  
WV3HG64M72EER-D7  
White Electronic Designs  
PRELIMINARY  
AC TIMING PARAMETERS  
0°C ≤ TCASE < +70°C; VCCQ = + 1.8V 0.1V, VCC = +1.8V 0.1V  
806  
665  
534  
403  
Parameter  
Symbol  
Unit  
Min  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
Max  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
Min  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
Max  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
Min  
Max  
Min  
Max  
CL=6  
CL=5  
CL=4  
CL=3  
tCK(6)  
ps  
ps  
ps  
ps  
tCK  
tCK  
t
t
CK(5)  
CK(4)  
Clock cycle time  
3,750  
5,000  
0.45  
8,000  
8,000  
0.55  
5,000  
5,000  
0.45  
8,000  
8,000  
0.55  
tCK(3)  
tCH  
CK high-level width  
CK low-level width  
tCL  
0.45  
0.55  
0.45  
0.55  
MIN (tCH  
,
MIN (tCH  
,
Half clock period  
tHP  
ps  
TBD  
TBD  
TBD  
TBD  
tCL  
)
tCL  
)
Clock jitter  
tJIT  
tAC  
TBD  
-500  
TBD  
-600  
ps  
ps  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
DQ output access time from CK/CK#  
+500  
+600  
Data-out high impedance window from  
CK/CK#  
tHZ  
tAC(MAX)  
tAC(MAX)  
ps  
ps  
TBD  
TBD  
TBD  
TBD  
Data-out low-impedance window from CK/CK#  
DQ and DM input setup time relative to DQS  
DQ and DM input hold time relative to DQS  
DQ and DM input pulse width (for each input)  
Data hold skew factor  
tLZ  
tDS  
tAC(MN) tAC(MAX) tAC(MN) tAC(MAX)  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
100  
225  
0.35  
150  
275  
0.35  
tQH  
tDIPW  
tQHS  
tCK  
ps  
400  
450  
DQ-DQS hold, DQS to first DQ to go nonvalid,  
per access  
tHQ  
tHP - tQHS  
tHP - tQHS  
ps  
TBD  
TBD  
TBD  
TBD  
Data valid output window (DVW)  
DQS input high pulse width  
tDVW  
tDQSH  
tDQSL  
tDQSCK  
tDSS  
tQH - tDQSQ  
0.35  
tQH - tDQSQ  
0.35  
ns  
tCK  
tCK  
Ps  
tCK  
tCK  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
DQS input low pulse width  
0.35  
0.35  
DQS output access time from CK/CK#  
DQS falling edge to CK rising - setup time  
DQS falling edge from CK rising - hold time  
-450  
+450  
300  
-500  
+500  
350  
0.2  
0.2  
tDSH  
0.2  
0.2  
O DQS-DQ skew, DOS to last DQ valid, per  
group, per access  
tDQSQ  
ps  
TBD  
TBD  
TBD  
TBD  
DQS read preamble  
tRPRE  
tRPST  
0.9  
0.4  
0
1.1  
0.6  
0.9  
0.4  
0
1.1  
0.6  
tCK  
tCK  
ps  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
DQS read postamble  
DQS write preamble setup time  
DQS write preamble  
tWPRES  
tWPRE  
tWPST  
tDQSS  
0.35  
0.4  
0.35  
0.4  
tCK  
tCK  
DQS write postamble  
0.6  
0.6  
Write command to first DQS latching transition  
WL-0.25 WL+0.25 WL-0.25 WL+0.25 tCK  
Continued on next page  
AC specification is based on SAMSUNG components. Other DRAM manufacturers specification may be different.  
February 2006  
Rev. 2  
7
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  
WV3HG64M72EER-D7  
White Electronic Designs  
PRELIMINARY  
AC TIMING PARAMETERS (continued)  
0°C ≤ TCASE < +70°C; VCCQ = + 1.8V 0.1V, VCC = +1.8V 0.1V  
806  
665  
534  
403  
Parameter  
Symbol  
Unit  
Min  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
Max  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
Min  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
Max  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
Min  
0.6  
250  
375  
2
60  
7.5  
15  
37.5  
45  
7.5  
15  
Max  
Min  
0.6  
250  
475  
2
65  
7.5  
15  
37.5  
45  
7.5  
15  
Max  
Address and control input pulse width for each input  
Address and control input setup time  
Address and control input hold time  
CAS# to CAS# command delay  
ACTIVE to ACTIVE (same bank) command  
ACTIVE bank a to ACTIVE bank b command  
ACTIVE to READ or WRITE delay  
Four Bank Activate period  
ACTIVE to PRECHARGE command  
Internal READ to precharge command delay  
Write recovery time  
Auto precharge write recovery + precharge time  
Internal WRITE to READ command delay  
PRECHARGE command period  
tIPW  
tIS  
tIH  
tCCD  
tRC  
tRRD  
tRCD  
tFAW  
tRAS  
tRTP  
tWR  
tDAL  
tWTR  
tRP  
tCK  
ps  
ps  
ps  
ns  
ns  
ns  
ns  
37.5  
70,000  
37.5  
70,000 ns  
ns  
ns  
ns  
ns  
ns  
ns  
tCK  
ns  
tWR + tRP  
7.5  
tWR + tRP  
10  
15  
15  
PRECHARGE ALL command period  
LOAD MODE command cycle time  
CKE low to CK, CK# uncertainty  
tRPA  
tMRD  
tDELAY  
tRP + tCK  
2
tRP + tCK  
2
4.375  
4.375  
REFRESH to Active or Refresh to Refresh command  
tRFC  
tREFI  
tXSNR  
127.5  
70,000  
7.8  
127.5  
70,000 ns  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
interval  
Average periodic refresh interval  
7.8  
ns  
ns  
tRPC(MIN)  
+ 10  
tRFC(MIN)  
+ 10  
Exit self refresh to non-READ command  
Exit self refresh to READ  
Exit self refresh timing reference  
ODT tum-on delay  
tXSRD  
tlSXR  
tAOND  
200  
tIS  
2
200  
tIS  
2
tCK  
ps  
tCK  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
2
2
tAC(MAX)  
+
tAC(MAX)  
1000  
2.5  
tAC(MAX)  
600  
+
+
ODT turn-on  
tACN  
tAOFD  
tAOF  
tAC(MIN)  
2.5  
tAC(MIN)  
2.5  
ps  
tCK  
ps  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
1000  
ODT turn-off delay  
ODT turn-off  
2.5  
tAC(MAX)  
600  
+
tAC(MIN)  
tAC(MIN)  
2 x tCK  
+
2 x tCK  
tAC(MAX)  
1000  
2 x tCK  
tAC(MAX)  
1000  
+
tAC(MIN)  
2000  
+
+
tAC(MIN)  
2000  
+
+
ODT turn-on (power-down mode)  
ODT turn-off (power-down mode)  
tAONPD  
tAC(MAX)  
+
+
ps  
ps  
TBD  
TBD  
TBD  
TBD  
1000 +1000  
2 x tCK  
+
+
+
+
tAC(MIN)  
2000  
tAC(MIN)  
2000  
tAOFPD  
tAC(MAX)  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
TBD  
1000 +1000  
ODT to power-down entry latency  
ODT power-down exit latency  
Exit active power-down to READ command, MR[bit12=0]  
Exit active power-down to READ command, MR[bit12=1]  
Exit precharge power-down to any non-READ command  
CKE minimum high/low time  
tANPD  
tAXPD  
tXARD  
tXARDS  
tXP  
3
8
2
6-AL  
2
3
3
8
2
6-AL  
2
3
tCK  
tCK  
tCK  
tCK  
tCK  
tCK  
tCKE  
AC specification is based on SAMSUNG components. Other DRAM manufacturers specification may be different.  
February 2006  
Rev. 2  
8
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  
WV3HG64M72EER-D7  
White Electronic Designs  
PRELIMINARY  
ORDERING INFORMATION FOR D7  
Clock Speed/  
Data Rate  
Part Number  
CAS Latency  
tRCD  
tRP  
Height*  
WV3HG64M72EER806D7xG  
WV3HG64M72EER665D7xG  
WV3HG64M72EER534D7xG  
WV3HG64M72EER403D7xG  
400MHz/800Mb/s  
333MHz/667Mb/s  
266MHz/533Mb/s  
200MHz/400Mb/s  
6
5
4
3
6
5
4
3
6
5
4
3
30.00mm (1.181") TYP  
30.00mm (1.181") TYP  
30.00mm (1.181") TYP  
30.00mm (1.181") TYP  
NOTES:  
• Consult Factory for availability of RoHS products. (G = RoHS Compliant)  
• Vendor specific part numbers are used to provide memory component source control. The place holder for this is shown as a lower case "x"  
in the part numbers above and is to be replaced with respective vendors code. Consult factory for qualified sourcing options.  
(M = Micron, S = Samsung & consult factory for others)  
• Consult factory for availability of industrial temperature (-40°C to 85°C) option  
PACKAGE DIMENSIONS FOR D7  
FRONT VIEW  
3.80 (0.150)  
MAX  
82.00  
(3.228)  
2.00(0.079) R  
X2  
30.00 (1.181)  
TYP  
20.0 (0.787)  
TYP  
1.00 (0.039) R  
X2  
1.80 (0.071) D  
X2  
10.0 (0.394)  
TYP  
6.0 (0.236)  
TYP  
(1.10) 0.043  
0.50 (0.02) R  
1.0 (0.039)  
TYP  
2.0 (0.079)  
TYP  
PIN 122  
PIN 1  
42.90 (1.689)  
TYP  
78.0 (3.071)  
TYP  
3.60 (0.142)  
FULL R  
BACK VIEW  
3.80 0.10  
(0.150 0.004)  
1.30  
(0.051)  
1.00 0.05  
(0.039 0.002)  
Detail A  
0.25  
(0.010) MAX  
2.55 (0.100)  
3.3 (0.130)  
TYP  
0.60  
(0.024)  
0.45 0.03  
(0.018 0.001)  
3.6 (0.142) TYP  
PIN 244  
PIN 123  
33.6 (1.323)  
38.4 (1.512)  
TYP  
Detail B  
TYP  
3.2 (0.126)  
TYP  
Detail A  
Detail B  
Tolerances: + /- 0.13 (0.005) unless otherwise specified.  
* ALL DIMENSIONS ARE IN MILLIMETERS AND (INCHES)  
February 2006  
Rev. 2  
9
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  
WV3HG64M72EER-D7  
White Electronic Designs  
PRELIMINARY  
PART NUMBERING GUIDE  
WV 3 H G 64M 72 E E R xxx D7 x G  
WEDC  
MEMORY (SDRAM)  
DDR 2  
GOLD  
DEPTH  
BUS WIDTH  
COMPONENT WIDTH (x8)  
1.8V  
REGISTERED  
SPEED (Mb/s)  
PACKAGE 244 PIN  
COMPONENT VENDOR NAME  
(M = Micron)  
(S = Samsung)  
G = RoHS COMPLIANT  
February 2006  
Rev. 2  
10  
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  
WV3HG64M72EER-D7  
White Electronic Designs  
PRELIMINARY  
Document Title  
512MB – 64Mx72 DDR2 SDRAM REGISTERED, w/PLL, Mini-DIMM  
Revision History  
Rev #  
Rev 0  
History  
Created  
Release Date Status  
August 2005  
Advanced  
Rev 1  
1.0 Updated CAP, ICC and AC specs.  
September 2005  
Preliminary  
1.1 Changed from Advanced to Preliminary  
Rev 2  
2.0 Update ICC specs  
February 2006  
Preliminary  
2.1 Added DDR2-667 & DDR2-800 as TBD  
February 2006  
Rev. 2  
11  
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  
厂商 型号 描述 页数 下载

WEDC

WV3DG64127V-D2 1GB - 2x64Mx64 , SDRAM UNBUFFERED[ 1GB - 2x64Mx64, SDRAM UNBUFFERED ] 8 页

WEDC

WV3DG64127V10D2 1GB - 2x64Mx64 , SDRAM UNBUFFERED[ 1GB - 2x64Mx64, SDRAM UNBUFFERED ] 8 页

WEDC

WV3DG64127V75D2 1GB - 2x64Mx64 , SDRAM UNBUFFERED[ 1GB - 2x64Mx64, SDRAM UNBUFFERED ] 8 页

WEDC

WV3DG64127V75D2F [ DRAM, ] 8 页

WEDC

WV3DG64127V75D2G [ 暂无描述 ] 8 页

WEDC

WV3DG64127V7D2 1GB - 2x64Mx64 , SDRAM UNBUFFERED[ 1GB - 2x64Mx64, SDRAM UNBUFFERED ] 8 页

WEDC

WV3DG64127V7D2F [ DRAM, ] 8 页

WEDC

WV3DG64127V7D2G [ 暂无描述 ] 8 页

WEDC

WV3DG72256V-AD2 2GB - 2x128Mx72 SDRAM ,注册[ 2GB - 2x128Mx72 SDRAM, REGISTERED ] 9 页

MICROSEMI

WV3DG72256V10AD2MG [ Synchronous DRAM Module, 256MX72, 5.4ns, CMOS, ROHS COMPLIANT, DIMM-168 ] 9 页

PDF索引:

A

B

C

D

E

F

G

H

I

J

K

L

M

N

O

P

Q

R

S

T

U

V

W

X

Y

Z

0

1

2

3

4

5

6

7

8

9

IC型号索引:

A

B

C

D

E

F

G

H

I

J

K

L

M

N

O

P

Q

R

S

T

U

V

W

X

Y

Z

0

1

2

3

4

5

6

7

8

9

Copyright 2024 gkzhan.com Al Rights Reserved 京ICP备06008810号-21 京

0.233122s